首页> 外文会议>VLSI, 2009. ISVLSI '09 >Secure Leakage-Proof Public Verification of IP Marks in VLSI Physical Design
【24h】

Secure Leakage-Proof Public Verification of IP Marks in VLSI Physical Design

机译:VLSI物理设计中IP标记的安全防泄漏公开验证

获取原文

摘要

Reuse of intellectual property (IP) of VLSI physical design facilitates integration of more components on a single chip in shrinking time-to-market. For intellectual property protection (IPP), various kinds of IP marks are embedded into the design for establishing the veracity of a legal owner. However, public verification of IP marks is not leakage-proof. Current techniques include a sufficiently large set of public marks containing a header and a message body in addition to private ones to facilitate only public verification at the cost of significant increase in design overhead. But these techniques are not effective, as attackers manage to obtain potential clues to tamper public marks rendering public verification invalid and may also suitably override the marks to include own signature resulting in wrong public identification of IP owner. Here we propose a zero-knowledge protocol to ensure robust and absolutely leakage proof convincing public verification with the help of private marks. We have tested our protocol for FPGA benchmarks. The results on overhead and robustness are encouraging.
机译:VLSI物理设计的知识产权(IP)的重复使用有助于在单个芯片上集成更多组件,从而缩短了上市时间。对于知识产权保护(IPP),设计中嵌入了各种IP标记,以建立合法所有者的真实性。但是,IP标记的公开验证不是防泄漏的。当前的技术包括足够大的公共标记集,除了私有标记外,还包含标头和消息正文,以仅以增加设计开销为代价的仅公共验证。但是这些技术并不有效,因为攻击者设法获得潜在的线索来篡改公共商标,从而使公共验证无效,并且还可能适当地覆盖商标以包括自己的签名,从而导致对IP所有者的错误公共身份识别。在这里,我们提出了一种零知识协议,以确保稳健且绝对不会泄漏,从而借助私人商标说服公众进行验证。我们已经针对FPGA基准测试了协议。开销和健壮性方面的结果令人鼓舞。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号