首页> 外文会议>IEEE International Conference on Real-time Computing and Robotics >FPGA-based parallel hardware architecture for SIFT algorithm
【24h】

FPGA-based parallel hardware architecture for SIFT algorithm

机译:基于FPGA的SIFT算法的并行硬件架构

获取原文

摘要

A parallel hardware architecture for real-time image feature detection based on the SIFT (Scale Invariant Feature Transform) algorithm has been presented. The proposed parallel hardware architecture is completely stand-alone; it reads the input data directly from VITA2000 and provides the results via a Field-Programmable Gate Array (FPGA); image key points are extracted in combination with SIFT IP Core. Our proposed parallel hardware system could be able to detect feature points up to 30 frames per second with the resolution 1920*1080; the proposed method has the similar accuracy to PC implementation. Experimental results shown that the hardware architecture for SIFT algorithm realizes fast feature extraction, the shortcomings of massive calculation and low speed in the process of extracting image features have been efficiently improved, which meets the real-time requirements in feature matching system. The achieved system performance is at least two orders of magnitude better than a PC-based solution; this algorithm can be applied to feature matching in the field of Robotics.
机译:基于所述SIFT用于实时图像特征检测的并行硬件架构(尺度不变特征变换)算法已被提出。所提出的并行硬件架构是完全独立的;它直接从VITA2000读取输入数据,并提供经由现场可编程门阵列(FPGA)的结果;图像关键点在与SIFT IP核心组合萃取。我们提出的并行硬件系统可能能够检测到的特征点高达每秒30帧分辨率1920 * 1080;该方法具有同样的精度PC上执行。示出实验结果,对于SIFT算法的硬件架构实现快速特征提取,在提取图像特征的处理大规模计算和低速的缺点已被有效地提高,这符合特征匹配系统的实时性要求。达到的系统性能比基于PC的解决方案更好的幅度至少两个数量级;该算法可以在机器人领域被应用到特征匹配。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号