首页> 外文期刊>Computational Imaging, IEEE Transactions on >An Efficient FPGA-Based Parallel Phase Unwrapping Hardware Architecture
【24h】

An Efficient FPGA-Based Parallel Phase Unwrapping Hardware Architecture

机译:基于FPGA的高效并行相位展开硬件架构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel phase unwrapping hardware architecture for imaging applications. The architecture is a hardware implementation of a path-independent noniterative discrete cosine transform (DCT) based minimum mean square algorithm for accurate and fast phase unwrapping. The implementation is based on field programmable gate array. The architecture is able to exploit the parallelism among different stages of the algorithm for maximizing the throughput of the computation. A network-on-chip platform is built for the computation time measurement. As compared with other implementations for fast phase unwrapping, the proposed architecture has the advantages of high throughput, high accuracy, and low power consumption.
机译:本文提出了一种用于成像应用的新型相位展开硬件架构。该体系结构是基于路径的非迭代离散余弦变换(DCT)的最小均方算法的硬件实现,可实现精确,快速的相位展开。该实现基于现场可编程门阵列。该体系结构能够利用算法不同阶段之间的并行性来最大化计算的吞吐量。建立了一个片上网络平台来计算时间。与用于快速相位展开的其他实现相比,所提出的体系结构具有高吞吐量,高精度和低功耗的优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号