首页> 外文会议>NATO Advanced Research Workshop on Nanoscaled Semiconductor-on-Insulator Structures and Devices >Suspended Silicon-On-Insulator Nanowires for the Fabrication of Quadruple Gate MOSFETs
【24h】

Suspended Silicon-On-Insulator Nanowires for the Fabrication of Quadruple Gate MOSFETs

机译:用于制造四重栅极MOSFET的悬浮硅 - 绝缘体纳米线

获取原文

摘要

Scaling of MOSFET physical dimensions is approaching the nanoscale regime, which causes increase of short-channel effects such that the electrical performance of classical MOSFET structure is becoming seriously degraded. The limits of silicon scaling have been the major challenge for technologists for the past years. With the 90 nm generation in production and despite many roadblocks, the latest International Roadmap for Semiconductors 2005 expects that CMOS can be scaled down to 16 nm, by introducing new transistor architectures and materials. In this paper, we propose fabrication of a non-classical device architecture namely the “Quadruple-Gate MOSFET” which is based on definition of narrow, suspended silicon fins defined by electron-beam lithography into the topsilicon film of a Silicon-on-Insulator (SOI) wafer.
机译:MOSFET物理尺寸的缩放接近纳米级制度,这导致短信道效应的增加,使得经典MOSFET结构的电性能变得严重降低。硅缩放的极限是过去几年技术专家的主要挑战。通过生产90纳米生产,尽管许多障碍,但通过引入新的晶体管架构和材料,最新的半导体国际路线图预计CMOS可以将CMOS缩放为16纳米。在本文中,我们提出了非典型装置架构的制造即“四肢栅极MOSFET”,其基于由电子束光刻定义的窄,悬浮硅翅片的定义到硅式 - 绝缘体的顶部膜中的定义(SOI)晶圆。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号