首页> 外文会议>IEEE Electronic Components Technology Conference >Electrical evaluation of flip-chip package alternatives for next generation microprocessors
【24h】

Electrical evaluation of flip-chip package alternatives for next generation microprocessors

机译:下一代微处理器倒装芯片封装替代品的电气评估

获取原文
获取外文期刊封面目录资料

摘要

Two styles of flip-chip packages for next-generation microprocessors were designed: a low-cost organic ball-grid-array (BGA) and a thin-film-on-ceramic land-grid array (LGA). Simultaneous switching output (SSO) noise, and core noise were measured. Although SSO was improved by a factor of two over the previous generation of packaging, core noise was still quite significant. We found that core noise is best managed by placing low-inductance capacitance close to the noise source, i.e. using on-chip capacitors, coupled planes in the package, or on-package bypass capacitors. Because of the lower impedance of its power planes, the ceramic package showed significantly better electrical performance than the organic. Addition of on-package bypass capacitors greatly narrows the gap between the two packages.
机译:设计了用于下一代微处理器的两种倒装芯片封装:低成本的有机球栅阵列(BGA)和薄膜上陶瓷陆网阵列(LGA)。测量同时切换输出(SSO)噪声和核心噪声。虽然SSO在前一代包装中得到了两倍,但核心噪音仍然非常显着。我们发现,通过将靠近噪声源的低电感电容(即,使用片上电容器,在封装中的平面或封装旁路电容上,最佳地管理核心噪声。由于其电力平面的阻抗较低,陶瓷包装显示出比有机的电气性能明显更好。加入封装旁路电容大大缩小了两个包之间的间隙。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号