首页> 外文会议>International symposium on ultralarge scale integration science and technology >A 0.18 μm CMOS TECHNOLOGY FOR ELEVATED SOURCE /DRAIN MOSFETs USING SELECTIVE SILICON EPITAXY
【24h】

A 0.18 μm CMOS TECHNOLOGY FOR ELEVATED SOURCE /DRAIN MOSFETs USING SELECTIVE SILICON EPITAXY

机译:使用选择性硅外延的升高源/漏极MOSFET的0.18μmCMOS技术

获取原文

摘要

A 0.18 μm technology for Elevated Source /Drain (ESD) devices is described in this paper. Key processes that must either be incorporated or modified due to the integration of the elevated layer into a conventional MOSFET structure are discussed. Included in this list are the deposition and doping of a selectively grown epitaxial Si layer, surface preparation prior to the deposition, choice of isolation strategy and sidewall spacer formation. Epitaxial growth in fabricated devices was carried out with high selectivity and low thermal budgets. Adequate confinement of the Si epi in active areas was achieved using LOCOS isolation, though some lateral overgrowth was observed in depositions at higher pressures. ESD MOSFETs with L_(eff) down to 0.15 μm are reported. An improved drive current due to reduced series resistance is confirmed for the ESD structure over conventional non-elevated LDD structures.
机译:本文描述了用于升高的源/漏极(ESD)器件的0.18μm技术。讨论了必须掺入或修改的关键过程,由于将升高的层集成到传统的MOSFET结构中。该列表中包括在沉积之前的选择性生长的外延Si层的沉积和掺杂,表面制备,隔离策略选择和侧壁间隔物形成。制造设备中的外延生长以高选择性和低热预算进行。使用Locos分离实现了在活性区域中的Si EPI对Si EPI的充分限制,尽管在较高压力下在沉积中观察到一些横向过度生长。报告了带L_(EFF)的ESD MOSFET,均被报告为0.15μm。通过传统的非升高的LDD结构,确认由于串联电阻降低的改进的驱动电流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号