首页> 外文会议>IEEE Asian Solid State Circuits Conference >A 2 × 20-Gb/s, 1.2-pJ/bit, time-interleaved optical receiver in 40-nm CMOS
【24h】

A 2 × 20-Gb/s, 1.2-pJ/bit, time-interleaved optical receiver in 40-nm CMOS

机译:40 nm CMOS中的2×20 Gb / s,1.2 pJ / bit,时间交错光接收器

获取原文

摘要

This paper describes a single-chip, 2 × 20-Gb/s time-interleaved integrating-type optical receiver. Combining with correlation-based timing recovery and 1:4 demultiplexer, it achieves a high energy efficiency of 1.2-pJ/bit. By incorporating the proposed alternating photodetector (ALPD) current-sensing scheme, the front-end receiver is 4-way time-interleaved to increase input sensitivity and relax operating speed of digital comparator. The optical receiver achieves an input sensitivity of 44 μA at bit-error-rate of less than 10. Fabricated in a 40-nm bulk CMOS technology, the chip size is 0.46 mm.
机译:本文介绍了一种单芯片2×20 Gb / s时间交错式集成型光接收机。结合基于相关的时序恢复和1:4多路分解器,可实现1.2pJ / bit的高能效。通过合并提议的交流光电检测器(ALPD)电流检测方案,前端接收器进行了4路时间交织,以提高输入灵敏度并放宽数字比较器的工作速度。该光接收器在误码率小于10的情况下可实现44μA的输入灵敏度。该芯片采用40 nm体CMOS技术制造,芯片尺寸为0.46 mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号