首页> 外文会议>IEEE Asian Solid-State Circuits Conference >A 2 × 20-Gb/s, 1.2-pJ/bit, time-interleaved optical receiver in 40-nm CMOS
【24h】

A 2 × 20-Gb/s, 1.2-pJ/bit, time-interleaved optical receiver in 40-nm CMOS

机译:2×20-GB / s,1.2-PJ /位,在40nm CMOS中的时间交错光接收器

获取原文
获取外文期刊封面目录资料

摘要

This paper describes a single-chip, 2 × 20-Gb/s time-interleaved integrating-type optical receiver. Combining with correlation-based timing recovery and 1:4 demultiplexer, it achieves a high energy efficiency of 1.2-pJ/bit. By incorporating the proposed alternating photodetector (ALPD) current-sensing scheme, the front-end receiver is 4-way time-interleaved to increase input sensitivity and relax operating speed of digital comparator. The optical receiver achieves an input sensitivity of 44 μA at bit-error-rate of less than 10. Fabricated in a 40-nm bulk CMOS technology, the chip size is 0.46 mm.
机译:本文介绍了单芯片,2×20-Gb / s的时间交错集成型光接收器。结合基于相关的定时恢复和1:4解复用器,它实现了1.2-PJ /位的高能量效率。通过结合所提出的交流光电探测器(ALPD)电流传感方案,前端接收器是4路时间交织,以提高输入灵敏度和数字比较器的放松操作速度。光接收器以小于10的比特差率实现44μA的输入灵敏度。制造在40nm散装CMOS技术中,芯片尺寸为0.46mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号