首页> 外文期刊>International journal of electronics >A 25-GS/s 6-bit time-interleaved SAR ADC with design-for-test memory in 40-nm low-leakage CMOS
【24h】

A 25-GS/s 6-bit time-interleaved SAR ADC with design-for-test memory in 40-nm low-leakage CMOS

机译:具有40-NM低泄漏CMOS的测试存储器的25-GS / S 6位时间交错SAR ADC

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a 25-GS/s 6-bit time-interleaved (TI) SAR ADC in a 40-nm CMOS low-leakage (LL) process. The prototype utilizes 4 x 12 hierarchical sampling architecture to reduce the complexity of track-and-hold circuits and the timing skew calibration. The single-channel SAR ADC adopts asynchronous processing with two alternate comparators. A partially active reference voltage buffer is designed to reduce the power consumption. The method based on sinusoidal signal approximation is employed to calibrate timing skew errors. To characterize the ultra-high-speed ADC, an on-chip design-for-test memory is designed. At 25 GS/s, the ADC achieves the SNDR of 32.18 dB for low input frequency and 27.28 dB for Nyquist frequency. The chip consumes 800 mW and occupies 1.3 x 2.6 mm(2), including the TI ADC core and memory.
机译:本文介绍了40nm CMOS低泄漏(LL)工艺中的25-GS / S 6位时间交错(TI)SAR ADC。 原型利用4×12分层采样架构来降低跟踪和保持电路的复杂性和定时偏斜校准。 单通道SAR ADC采用具有两个备用比较器的异步处理。 局部有源参考电压缓冲器设计成降低功耗。 采用基于正弦信号近似的方法来校准定时偏斜误差。 为了表征超高速ADC,设计了片上设计的测试存储器。 在25 GS / s处,ADC实现32.18 dB的SND,用于低输入频率,27.28 dB用于奈奎斯特频率。 芯片消耗800兆瓦,占用1.3 x 2.6 mm(2),包括TI ADC核心和内存。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号