首页> 外文会议>Conference on metrology, inspection, and process control for microlithography XXXI >Patterned Wafer Geometry Grouping for Improved Overlay Control
【24h】

Patterned Wafer Geometry Grouping for Improved Overlay Control

机译:图案化晶圆几何分组以改善覆盖控制

获取原文

摘要

Process-induced overlay errors from outside the litho cell have become a significant contributor to the overlay error budget including non-uniform wafer stress. Previous studies have shown the correlation between process-induced stress and overlay and the opportunity for improvement in process control, including the use of patterned wafer geometry (PWG) metrology to reduce stress-induced overlay signatures. Key challenges of volume semiconductor manufacturing are how to improve not only the magnitude of these signatures, but also the wafer to wafer variability. This work involves a novel technique of using PWG metrology to provide improved litho-control by wafer-level grouping based on incoming process induced overlay, relevant for both 3D NAND and DRAM. Examples shown in this study are from 19 nm DRAM manufacturing.
机译:从Litho电池外部的处理诱导的覆盖误差已成为覆盖误差预算的重要贡献者,包括非均匀晶片应力。以前的研究表明了过程引起的应力和覆盖之间的相关性以及改进过程控制的机会,包括使用图案化晶片几何形状(PWG)计量来减少应力诱导的覆盖签发。体积半导体制造的关键挑战是如何不仅改善这些签名的幅度,而且是晶片到晶片变异性的尺寸。这项工作涉及使用PWG计量的新技术,通过基于输入过程引起的覆盖物,通过晶片级别分组提供改进的岩石控制,与3D NAND和DRAM相关。本研究中显示的例子来自19纳米DRAM制造。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号