首页> 外文会议>IEEE International Symposium on Circuits and Systems >Fractional spur suppression in all-digital phase-locked loops
【24h】

Fractional spur suppression in all-digital phase-locked loops

机译:全数字锁相环中的小数杂散抑制

获取原文

摘要

In this paper, fractional spur suppression techniques for all-digital PLLs (ADPLLs) are summarized. The attention is paid to the recently proposed digital-to-time converter (DTC)-based ADPLL architecture. DTC's nonlinearity dominates the fractional spurs contribution. Its influence is modeled with a pseudo phase-domain ADPLL and its relationship with the spur level is quantitatively described. An LMS algorithm is adopted to calibrate the DTC gain. Furthermore, an improved adaptive algorithm is proposed to suppress the fractional spurs.
机译:本文总结了全数字PLL(ADPLL)的分数杂散抑制技术。注意力集中在最近提出的基于数字时间转换器(DTC)的ADPLL架构上。 DTC的非线性主要支配着杂散。用伪相位域ADPLL对它的影响进行建模,并定量描述其与杂散电平的关系。采用LMS算法校准DTC增益。此外,提出了一种改进的自适应算法来抑制分数杂散。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号