首页> 外文会议>IEEE International Symposium on Circuits and Systems >Fractional Spur Suppression in All-Digital Phase-Locked Loops
【24h】

Fractional Spur Suppression in All-Digital Phase-Locked Loops

机译:全数字锁循环中的分数施抑制

获取原文

摘要

In this paper, fractional spur suppression techniques for all-digital PLLs (ADPLLs) are summarized. The attention is paid to the recently proposed digital-to-time converter (DTC)-based ADPLL architecture. DTC's nonlinearity dominates the fractional spurs contribution. Its influence is modeled with a pseudo phase-domain ADPLL and its relationship with the spur level is quantitatively described. An LMS algorithm is adopted to calibrate the DTC gain. Furthermore, an improved adaptive algorithm is proposed to suppress the fractional spurs.
机译:在本文中,总结了全数字PLL(ADPLLS)的分数浇战抑制技术。关注最近提出的数字转换器(DTC)的基于ADPLL架构。 DTC的非线性主导了分数马刺贡献。其影响用伪相位域ADPL1建模,并且其与浇口水平的关系是定量描述的。采用LMS算法校准DTC增益。此外,提出了一种改进的自适应算法来抑制分数马刺。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号