首页> 外文会议>China Semiconductor Technology International Conference >Investigation and solution of intermittent GOI failures at 40 nm CMOS devices
【24h】

Investigation and solution of intermittent GOI failures at 40 nm CMOS devices

机译:40 nm CMOS器件间歇性GOI故障的研究与解决

获取原文

摘要

Low k (dielectric constant) barrier (SiCN) is one of the most critical dielectric films used in Cu interconnects, and it has great impact on device reliability such as gate oxide integrity (GOI), plasma induced damage (PID), time-dependent dielectric breakdown (TDDB), electromigration (EM) and so on. This work was to investigate an intermittent GOI failure at 40nm CMOS devices, which was caused by low-k Cu barrier film deposition, and develop an improved process to resolve this issue. To understand the GOI failures, surface charge was collected at various process conditions. It was found, however, that the processes with the lowest surface charge and the best charge non-uniformity didn't improve GOI unexpectedly. The GOI issue was resolved instead by optimizing the RF ramp-up setting and inserting a novel enhanced nitride interface (ENI) layer (~30A). Further studies found that the GOI damage was primarily formed during the plasma ignition step and was related to instantaneous plasma non-uniformity. Well controlled plasma ignition and better Cu surface protection were the keys to achieve good GOI performance.
机译:低k(介电常数)势垒(SiCN)是用于Cu互连的最关键的介电膜之一,它对器件的可靠性有很大影响,例如栅极氧化层完整性(GOI),等离子诱发损伤(PID),与时间有关介电击穿(TDDB),电迁移(EM)等。这项工作是调查在40nm CMOS器件上发生的间歇性GOI故障,该故障是由低k Cu势垒膜沉积引起的,并开发了一种改进的工艺来解决该问题。为了了解GOI故障,在各种工艺条件下收集了表面电荷。但是,发现具有最低表面电荷和最佳电荷不均匀性的工艺并没有意外地改善GOI。相反,通过优化RF加速设置并插入新颖的增强氮化物界面(ENI)层(〜30A)解决了GOI问题。进一步的研究发现,GOI损坏主要在等离子点火步骤期间形成,并且与瞬时等离子不均匀性有关。良好控制的等离子体点火和更好的Cu表面保护是获得良好GOI性能的关键。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号