首页> 外文会议>ASME Pacific Rim technical conference and exhibition on packaging and integration of electronic and photonic systems, MEMS and NEMS;IPACK2011 >MINIMIZATION OF THE LOCAL RESIDUAL STRESS IN 3D FLIP CHIP STRUCTURES BY OPTIMIZING THE MECHANICAL PROPERTIES OF ELECTROPLATED MATERIALS AND THE ALIGNMENT STRUCTURE OF TSVS AND FINE BUMPS
【24h】

MINIMIZATION OF THE LOCAL RESIDUAL STRESS IN 3D FLIP CHIP STRUCTURES BY OPTIMIZING THE MECHANICAL PROPERTIES OF ELECTROPLATED MATERIALS AND THE ALIGNMENT STRUCTURE OF TSVS AND FINE BUMPS

机译:通过优化电镀材料的机械性能以及TSVS和微凸点的对齐结构来最小化3D倒装芯片结构中的局部残余应力

获取原文

摘要

Since the thickness of the stacked silicon chips in 3D integration has been thinned to less than 100 (im, the local thermal deformation of the chips has increased drastically because of the decrease of the flexural rigidity of the thinned chips. The clear periodic thermal deformation and thus, the thermal residual stress distribution appears in the stacked chips due to the periodic alignment of metallic bumps, and they deteriorate the reliability of products. In this paper, the dominant structural factors of the local residual stress in a silicon chip are discussed quantitatively based on the results of a three-dimensional finite element analysis and the measurement of the local residual stress in a chip using stress sensor chips. The piezoresistive strain gauges were embedded in the sensor chips. The length of each gauge was 2 (jm, and an unit cell consisted of 4 gauges with different crystallographic directions. This alignment of strain gauges enables to measure the tensor component of three-dimensional stress fields separately. Test flip chip substrates were made by silicon chip on which the area-arrayed tin/copper bumps were electroplated. The width of a bump was fixed at 200 μm, and the bump pitch was varied from 400 μm to 1000 μm. The thickness of the copper layer was about 40 μm and that of tin layer was about 10 urn. This tin layer was used for the rigid joint formation by alloying with copper interconnection formed on a stress sensing chip. The measured amplitude of the residual stress increased from about 30 MPa to 250 MPa depending on the combination of materials such as bump, underfill, and interconnections. It was confirmed that both the material constant of underfill and the alignment structure of fine bumps are the dominant factors of the local deformation and stress of a silicon chip mounted on area-arrayed metallic bumps. It was also confirmed experimentally that both the hound' s-tooth alignment between a TSV (Through Silicon Via) and a bump and control of mechanical properties of electroplated copper thin films used for the TSV and bump is indispensable in order to minimize the packaging-induced stress in the three-dimensionally mounted chips. This test chip is very effective for evaluating the packaging-process induced stress in 3D stacked chips quantitatively.
机译:由于3D集成中堆叠的硅芯片的厚度已减薄到小于100(即,由于减薄的芯片的抗弯刚度降低,芯片的局部热变形急剧增加。因此,由于金属凸块的周期性排列,堆叠芯片中会出现热残余应力分布,从而降低了产品的可靠性。根据三维有限元分析的结果以及使用应力传感器芯片测量芯片中的局部残余应力,将压阻应变仪嵌入传感器芯片中,每个应变仪的长度为2(jm,晶胞由4个晶向不同的应变仪组成,应变仪的这种对齐方式可以测量张量分量三维应力场的分离。测试倒装芯片基板由硅芯片制成,在该硅芯片上电镀了阵列排列的锡/铜凸块。凸块的宽度固定为200μm,并且凸块间距在400μm至1000μm之间变化。铜层的厚度为约40μm,而锡层的厚度为约10μm。该锡层通过与在应力感应芯片上形成的铜互连合金化而用于刚性接头的形成。测得的残余应力幅度从大约30 MPa增加到250 MPa,具体取决于诸如凸块,底部填充和互连之类的材料的组合。可以确定的是,底部填充的材料常数和细微凸点的排列结构都是安装在按区域排列的金属凸点上的硅芯片局部变形和应力的主要因素。还通过实验证实,TSV(通过硅通孔)和凸块之间的猎犬齿对齐以及用于TSV和凸块的电镀铜薄膜机械性能的控制都是必不可少的,以便最大程度地减少包装,三维安装芯片中产生的应力。该测试芯片对于定量评估3D堆叠芯片在封装过程中产生的应力非常有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号