首页> 外文会议>ACM/IEEE Design Automation Conference >Process, Circuit and System Co-optimization of Wafer Level Co-Integrated FinFET with Vertical Nanosheet Selector for STT-MRAM Applications
【24h】

Process, Circuit and System Co-optimization of Wafer Level Co-Integrated FinFET with Vertical Nanosheet Selector for STT-MRAM Applications

机译:具有用于STT-MRAM应用的垂直纳米片选择器的晶片级合成FinFET的过程,电路和系统协同优化

获取原文

摘要

We present for the first time a co-integrated FinFET with vertical nanosheet transistor (VFET) process on a 300 mm silicon wafer for STT-MRAM applications and its related avenues with a holistic design-technology-co-optimization (DTCO) and power-performance-area-cost (PPAC) approach. The STT-MRAM bitcell and a 2 Mbit macro have been optimized and designed to address the viability of the co-integration process and advantages of vertical channel transistors for STT-MRAM selectors. An architectural system simulator GEM5 has been also employed with Polybench workloads to assess energy saving at system-level. In order to enable this co-integration, four extra masks are required, which costs below 10% in embedded chips. A 36% area reduction can be achieved for the STT-MRAM bitcell implemented with VFET selectors. With a UVLT flavor, the STT-MRAM bitcell comprising of 3-nanosheet could deliver the same performance of the 4-fin LVT FinFET selector. A 2 Mbit STT-MRAM macro designed with VFET selector can offer a 17% and a 21% reduction for read access latency and energy per operation respectively, and a 10% for write energy per operation. A 7% energy saving for the STT-MRAM L2 cache using VFET selector has been observed at the system level with Polybench workloads.
机译:我们提出了第一次共整合为STT-MRAM的应用程序和它的相关的途径与整体设计技术 - 共 - 优化(DTCO)和300mm的硅晶片上的FinFET与垂直纳米片晶体管(VFET)工艺加电性能方面成本(PPAC)的方法。所述STT-MRAM位单元和一2兆比特宏都得到了优化和旨在解决共整合过程的STT-MRAM选择器的可行性和垂直沟道晶体管的优点。建筑系统模拟器GEM5也已采用具有Polybench工作负荷评估能量在系统级节约。为了使这种合作整合,四个额外的面具是必需的,这低于10%的成本在嵌入式芯片。可达到36%的面积减少的STT-MRAM位单元与VFET选择器来实现。用UVLT风味,所述STT-MRAM位单元,包括3-纳米片的可传送的4鳍LVT的FinFET选择的相同的性能。 A 2兆位STT-MRAM宏设计有VFET选择器可以提供17%和,用于分别读出访问等待时间和每个操作能量减少21%,而对于每个操作写入能量10%。用于使用VFET选择器STT-MRAM L2高速缓存A 7%的节能已在与Polybench工作负载系统级被观察到。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号