首页> 外文会议>Nirma University International Conference on Engineering >Leakage current reduction in finfet based 6T SRAM cell for minimizing power dissipation in nanoscale memories
【24h】

Leakage current reduction in finfet based 6T SRAM cell for minimizing power dissipation in nanoscale memories

机译:基于FinFET的6T SRAM单元泄漏电流降低,以使纳米级记忆中的功耗最小化

获取原文

摘要

The power consumption of high performance integrated circuits has increased significantly with technology scaling. Higher power consumption shortens the battery lifetime of portable devices. Furthermore, the increased power consumption poses limitation on the continued technology scaling due to the associated higher power density. In this paper, the sources of power consumption are identified and modeled. Implementation of various techniques and the proposed technique for reducing total leakage current for low power SRAM cell is presented. It is observed in the paper that the total leakage current and power dissipation of the proposed technique is minimized to 52.89 fA and 4.75 nW respectively. Simulations have been performed on Cadence virtuoso 45 nm technologies.
机译:高性能集成电路的功耗显着增加了技术缩放。更高的功耗缩短了便携式设备的电池寿命。此外,由于相关的更高功率密度,增加的功耗对继续技术缩放的限制。在本文中,识别和建模的功耗来源。提出了各种技术的实现和用于降低低功率SRAM单元的总漏电流的所提出的技术。在本文中观察到,所提出的技术的总漏电流和功耗分别最小化至52.89AB和4.75 NW。已经在节奏Virtuoso 45 nm技术进行了模拟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号