首页> 外文会议>2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC) >Reliability analysis and improvement for multi-level non-volatile memories with soft information
【24h】

Reliability analysis and improvement for multi-level non-volatile memories with soft information

机译:具有软信息的多层非易失性存储器的可靠性分析和改进

获取原文

摘要

This paper presents the systematic methodology of error correction scheme using low-density parity check (LDPC) codes to improve the reliability and endurance of multi-level cell (MLC) non-volatile memories. Using our realistic error model, the LDPC architecture with the scheme of non-uniform reference voltages (NURV) is proposed to trade off among error correction capability, area, and throughput, which can improve the bit-error-rate significantly.
机译:本文提出了一种使用低密度奇偶校验(LDPC)码的纠错方案的系统方法,以提高多层单元(MLC)非易失性存储器的可靠性和耐久性。利用我们的实际误差模型,提出了采用非均匀参考电压(NURV)方案的LDPC体系结构,以在纠错能力,面积和吞吐量之间进行权衡,这可以显着提高误码率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号