首页> 外文会议>IEEE international conference on computer science and information technology >Decimal Floating Point Adder using Concatenated Reduced Delay BCD Adders
【24h】

Decimal Floating Point Adder using Concatenated Reduced Delay BCD Adders

机译:使用连接的减少延迟BCD加法器的小数浮点加法器

获取原文

摘要

Man has always preferred decimal arithmetic as the base for his calculations. His ten fingers always made it easy to use decimal arithmetic. But, most of the modern day digital systems use binary as the base for operations. In real world systems, to enable accessibility by humans, software processing of decimal numbers is thus necessary. This causes an additional delay in the operation. The conversion from decimal to binary can reduce the accuracy too. If this decimal processing unit can be implemented in hardware, we can, thereby save a considerable amount of time. Addition is the most basic of operations. Whether the operation the system performing is multiplication, division or subtraction, the basic module in the system is an adder.
机译:男人始终首选十进制算术作为他的计算。他的十名手指始终易于使用十进制算术。但是,大多数现代数字系统使用二进制作为操作的基础。在现实世界系统中,为了实现人类的可访问性,因此需要十进制数的软件处理。这导致操作中的额外延迟。从十进制到二进制的转换也可以降低准确性。如果该小数处理单元可以在硬件中实现,我们可以,从而节省相当大的时间。添加是最基本的操作。无论是操作系统执行是否乘法,分割或减法,系统中的基本模块都是加法器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号