首页> 美国卫生研究院文献>SpringerPlus >Area/latency optimized early output asynchronous full adders and relative-timed ripple carry adders
【2h】

Area/latency optimized early output asynchronous full adders and relative-timed ripple carry adders

机译:面积/延迟优化的早期输出异步全加法器和相对定时的纹波进位加法器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This article presents two area/latency optimized gate level asynchronous full adder designs which correspond to early output logic. The proposed full adders are constructed using the delay-insensitive dual-rail code and adhere to the four-phase return-to-zero handshaking. For an asynchronous ripple carry adder (RCA) constructed using the proposed early output full adders, the relative-timing assumption becomes necessary and the inherent advantages of the relative-timed RCA are: (1) computation with valid inputs, i.e., forward latency is data-dependent, and (2) computation with spacer inputs involves a bare minimum constant reverse latency of just one full adder delay, thus resulting in the optimal cycle time. With respect to different 32-bit RCA implementations, and in comparison with the optimized strong-indication, weak-indication, and early output full adder designs, one of the proposed early output full adders achieves respective reductions in latency by 67.8, 12.3 and 6.1 %, while the other proposed early output full adder achieves corresponding reductions in area by 32.6, 24.6 and 6.9 %, with practically no power penalty. Further, the proposed early output full adders based asynchronous RCAs enable minimum reductions in cycle time by 83.4, 15, and 8.8 % when considering carry-propagation over the entire RCA width of 32-bits, and maximum reductions in cycle time by 97.5, 27.4, and 22.4 % for the consideration of a typical carry chain length of 4 full adder stages, when compared to the least of the cycle time estimates of various strong-indication, weak-indication, and early output asynchronous RCAs of similar size. All the asynchronous full adders and RCAs were realized using standard cells in a semi-custom design fashion based on a 32/28 nm CMOS process technology.
机译:本文介绍了两种面积/等待时间优化的门级异步全加器设计,它们与早期的输出逻辑相对应。拟议的全加法器是使用对延迟不敏感的双轨代码构造的,并且遵守四相归零握手协议。对于使用建议的早期输出全加器构造的异步纹波进位加法器(RCA),相对定时假设变得必要,并且相对定时RCA的固有优势是:(1)使用有效输入进行计算,即前向等待时间为与数据相关,以及(2)使用间隔输入进行的计算仅需一个完整的加法器延迟,即可实现最小的最小恒定反向延迟,从而获得最佳的循环时间。对于不同的32位RCA实现,与优化的强指示,弱指示和早期输出全加器设计相比,建议的早期输出全加器之一可将延迟分别降低67.8、12.3和6.1。 %,而其他建议的早期输出全加器则将面积分别减少了32.6、24.6和6.9%,而实际上没有功耗损失。此外,当考虑在整个32位RCA宽度上进行进位传播时,建议的基于早期输出全加法器的异步RCA可使周期时间最小减少83.4%,15%和8.8%,而最大周期时间减少97.5%,27.4%和22.4%(考虑到4个完整加法器级的典型进位链长度)相比,各种大小相似的强指示,弱指示和早期输出异步RCA的最小周期时间估算值进行比较。所有异步全加器和RCA均以标准单元为基础,以基于32/28 nm CMOS工艺技术的半定制设计方式实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号