首页> 外文会议>Quality Electronic Design (ISQED), 2010 >A comprehensive model for gate delay under process variation and different driving and loading conditions
【24h】

A comprehensive model for gate delay under process variation and different driving and loading conditions

机译:过程变化以及不同驱动和负载条件下的门延迟的综合模型

获取原文

摘要

Gate delay models taking process variation into account are an essential part of ascendant statistical static timing analysis (SSTA). The statistical gate delay models in being, most of which take the forms of low order polynomials, are suffering from either enormous characterization cost or poor accuracy. We propose in this paper a statistical comprehensive gate delay model including both the effects of process variation and operating conditions, i.e. input slope and output load. With the help of effective dimension reduction, we can use only a couple of random variables to present the effect of process variation, which enables a simple modeling methodology as well as a cheap characterization process. This model can be changed into the polynomial forms required in some block based SSTA or directly used in Monte Carlo based SSTA. The error of the model is shown well below 5% compared with golden Monte Carlo data.
机译:考虑到工艺变化的门延迟模型是上升统计静态时序分析(SSTA)的重要组成部分。其中的统计门控延迟模型大多采用低阶多项式的形式,它们正遭受巨大的特性描述成本或准确性差的困扰。我们在本文中提出了一个统计综合门延迟模型,该模型包括过程变化和操作条件(即输入斜率和输出负载)的影响。在有效降低尺寸的帮助下,我们仅可以使用几个随机变量来呈现过程变化的影响,从而可以实现简单的建模方法以及廉价的表征过程。该模型可以更改为某些基于块的SSTA中所需的多项式形式,也可以直接在基于蒙特卡洛的SSTA中使用。与黄金蒙特卡洛数据相比,该模型的误差显示在5%以下。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号