【24h】

Design of Power Efficient Low-Offset Dynamic Latch Comparator using 90nm CMOS Process

机译:采用90nm CMOS工艺的高能效低偏移动态锁存比较器设计

获取原文

摘要

Dynamic comparators owing to low-power, low-offset, and high-speed beneficiate in several low-power analog/mixed-mode applications. In this paper, a double-tail dynamic latch comparator is intended which exhibits low-offset with optimized power having relatively comparable speed. In this paper, equation for delay is also derived for the proposed dynamic latch comparator. The mismatch analysis and meticulous simulations for the proposed comparator are carried out in CADENCE SPECTRE at 1V supply voltage and 90-nm CMOS technology. It confirms that the reduced offset voltage is achieved with optimized power which is validated by 0.2k Monte Carlo simulation process. The simulation outcomes corroborate that the proposed dynamic latch comparator is 32% more power saving, 30% energy efficient and exhibits 69% less offset voltage in comparison to conventional double-tail dynamic latch comparator having 13% less die area and comparable speed of 148.23pS.
机译:由于具有低功耗,低失调和高速特性,动态比较器可在几种低功耗模拟/混合模式应用中受益。本文设计了一种双尾动态锁存比较器,它具有低偏移量,并具有相对可比的优化功率。本文还为所提出的动态锁存比较器推导了延迟方程。拟议比较器的失配分析和精细仿真是在CADENCE SPECTER中以1V电源电压和90nm CMOS技术进行的。它证实了降低的失调电压是通过优化的功率实现的,该功率已通过0.2k蒙特卡洛模拟过程进行了验证。仿真结果证实,与传统的双尾动态锁存比较器相比,所建议的动态锁存比较器节省了32%的功率,节能30%,并且偏移电压降低了69%,而传统的双尾动态锁存比较器的管芯面积减少了13%,可比速度为148.23pS 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号