首页> 外文会议>IEEE International Conference on Electron Devices and Solid State Circuits >Design of High Performance XOR and XNOR Logic Gates without MOS Devices
【24h】

Design of High Performance XOR and XNOR Logic Gates without MOS Devices

机译:无需MOS器件的高性能XOR和XNOR逻辑门的设计

获取原文

摘要

A design of high performance and area-efficient XOR and XNOR logic gates based on memristors is proposed, which consuming only 3 memristor cells and 3 clock cycles, 4 memristor cells and 4 clock cycles, respectively. The input of the gates is applied by voltage, and the output is presented as resistance value of the output cell. The proposed gates are MOS-less, and can be integrated into the 3D crossbar memristor array.
机译:提出了一种基于忆阻器的高性能,面积高效的XOR和XNOR逻辑门设计,该逻辑门分别​​仅消耗3个忆阻器单元和3个时钟周期,4个忆阻器单元和4个时钟周期。栅极的输入由电压施加,输出表示为输出单元的电阻值。拟议中的门是无MOS的,可以集成到3D交叉开关忆阻器阵列中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号