首页> 外文会议>Cryptographic Hardware and Embedded Systems(CHES 2006); Lecture Notes in Computer Science; 4249 >Security Evaluation of DPA Countermeasures Using Dual-Rail Pre-charge Logic Style
【24h】

Security Evaluation of DPA Countermeasures Using Dual-Rail Pre-charge Logic Style

机译:使用双轨预充电逻辑样式的DPA对策的安全性评估

获取原文
获取原文并翻译 | 示例

摘要

In recent years, some countermeasures against Differential Power Analysis (DPA) at the logic level have been proposed. At CHES 2005 conference, Popp and Mangard proposed a new countermeasure named Masked Dual-Rail Pre-Charge Logic (MDPL) which combine dual-rail circuits with random masking to improve Wave Dynamic Differential Logic (WDDL). The proposers of MDPL claim that it can implement secure circuits using a standard CMOS cell library without special constraints for the place-and-route because the difference of loading capacitance between all pairs of complementary logic gates in MDPL can be covered up by the random masking. In this paper, we especially focus the signal transition of the MDPL gate and evaluate the DPA-resistance of MDPL in detail. Our evaluation results show that the leakage occurs in the MDPL gates as well as WDDL gates when input signals have difference of delay time even if MDPL has an effectiveness on reducing the leakage caused by the difference of loading capacitance. Furthermore, we demonstrate the problem with different input signal delays by measurements of an FPGA and show the validity of our evaluation.
机译:近年来,已经提出了一些针对逻辑上的差分功率分析(DPA)的对策。在CHES 2005大会上,Popp和Mangard提出了一种新的对策,称为屏蔽双轨预充电逻辑(MDPL),该技术将双轨电路与随机屏蔽相结合以改善波动态差分逻辑(WDDL)。 MDPL的提议者声称,它可以使用标准CMOS单元库来实现安全电路,而对布局和布线没有特殊限制,因为MDPL中所有互补逻辑门对之间的负载电容差异都可以由随机掩膜掩盖。在本文中,我们特别关注MDPL门的信号转换,并详细评估MDPL的DPA电阻。我们的评估结果表明,即使输入信号具有减少延迟的效果,即使输入信号具有延迟时间的差异,MDPL栅极和WDDL栅极中也会发生泄漏,即使MDPL可以有效地减少由负载电容差异引起的泄漏。此外,我们通过FPGA的测量演示了不同输入信号延迟的问题,并显示了我们评估的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号