首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >An Analysis of Leakage Factors for Dual-Rail Pre-Charge Logic Style
【24h】

An Analysis of Leakage Factors for Dual-Rail Pre-Charge Logic Style

机译:双轨预充电逻辑样式的泄漏因素分析

获取原文
获取原文并翻译 | 示例

摘要

In recent years, certain countermeasures against differential power analysis (DPA) at the logic level have been proposed. Recently, Popp and Mangard proposed a new countermeasure-masked dual-rail pre-charge logic (MDPL); this countermeasure combines dual-rail circuits with random masking to improve the wave dynamic differential logic (WDDL). They claimed that it could implement secure circuits using a standard CMOS cell library without special constraints for the place-and-route method because the difference between the loading capacitances of all the pairs of complementary logic gates in MDPL can be compensated for by the random masking. In this paper, we particularly focus on the signal transition of MDPL gates and evaluate the DPA-resistance of MDPL in detail. Our evaluation results reveal that when the input signals have different delay times, leakage occurs in the MDPL as well as WDDL gates, even if MDPL is effective in reducing the leakage caused by the difference in loading capacitances. Furthermore, in order to validate our evaluation, we demonstrate a problem with different input signal delays by conducting measurements for an FPGA.
机译:近年来,已经提出了在逻辑层面上针对差分功率分析(DPA)的某些对策。最近,Popp和Mangard提出了一种新的对策屏蔽双轨预充电逻辑(MDPL)。此对策将双轨电路与随机掩膜相结合,以改善波动态差分逻辑(WDDL)。他们声称,它可以使用标准CMOS单元库来实现安全电路,而无需对布局布线方法进行特殊限制,因为MDPL中所有互补逻辑门对的负载电容之间的差异可以通过随机掩膜来补偿。在本文中,我们特别关注MDPL门的信号转换,并详细评估MDPL的DPA电阻。我们的评估结果表明,当输入信号具有不同的延迟时间时,即使MDPL可以有效减少由负载电容差异引起的泄漏,MDPL以及WDDL栅极也会发生泄漏。此外,为了验证我们的评估,我们通过对FPGA进行测量来演示具有不同输入信号延迟的问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号