首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Flip-Flop for the DPA Resistant Three-Phase Dual-Rail Pre-Charge Logic Family
【24h】

A Flip-Flop for the DPA Resistant Three-Phase Dual-Rail Pre-Charge Logic Family

机译:用于DPA电阻的三相双轨预充电逻辑系列的触发器

获取原文
获取原文并翻译 | 示例

摘要

This paper investigates the design of a data flip-flop compatible with the three-phase dual-rail pre-charge logic (TDPL) family. TDPL is a differential power analysis (DPA) resistant dual-rail logic style whose power consumption is insensitive to unbalanced load conditions, based on a three phase operation where, in order to obtain a constant energy consumption, an additional discharge phase is performed after pre-charge and evaluation. In this work, the TDPL basic gates operation is shortly summarized and the TDPL flip-flop implementation is reported. A part of an encryption algorithm is used as case a study to prove the effectiveness of the proposed circuit. Simulation results in a 65 nm CMOS process show an improvement in the energy consumption balancing in excess of 10 times with respect to the state of the art.
机译:本文研究了与三相双轨预充电逻辑(TDPL)系列兼容的数据触发器的设计。 TDPL是一种抗差分功率分析(DPA)的双轨逻辑类型,其功耗对不平衡负载条件不敏感,基于三相操作,其中为了获得恒定的能耗,在预充电之后执行额外的放电阶段收费和评估。在这项工作中,简要总结了TDPL基本门操作,并报告了TDPL触发器的实现。一部分加密算法用作案例研究,以证明所提出电路的有效性。在65 nm CMOS工艺中的仿真结果表明,相对于现有技术,能耗平衡的改进超过10倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号