【24h】

WAFER LEVEL PACKAGE CHALENGES: Fabrication Methodology, Packaging Infrastructure and Die-Shrink Considerations

机译:晶圆级封装的挑战:制造方法,包装基础设施和压铸收缩注意事项

获取原文
获取原文并翻译 | 示例

摘要

Although the concept of wafer level packaging ("WLP") is not new, the industry has yet to widely adopt WLP for volume manufacturing. Before the industry can do so, it must first overcome several challenges. The following are considered to be of primary concern: 1. High volume WLP fabrication methodology must become widely available. While several companies have demonstrated redistribution techniques that could prove practical for volume manufacturing of WLP, most of these techniques are proprietary and not available for wide adoption. 2. WLP manufacturers must leverage the existing assembly infrastructure as much as possible. Otherwise, WLP manufacturers will not be able to keep costs down. Unfortunately, with respect to testing and handling, the existing infrastructure will likely have to be extended. 3. WLP poses the new problem of designing a die-sized package with a footprint that remains constant despite die-shrink and other changes that are likely to occur from one generation of a die to the next. During the planning phase of the product developers must maintain two significant features: the contact size and pitch selected for the wafer level packaged IC must remain consistent from one die generation to the other, and the array pattern must accommodate efficient conductor routing on the circuit board. In this paper, the author will discuss these issues and explore a wafer level package methodologies, that addresses key aspects of the existing package assembly infrastructure that could be leveraged or extended, and the criteria for defining a practical contact array pattern with consideration of die shrink projections.
机译:尽管晶圆级封装(“ WLP”)的概念并不是新概念,但业界尚未广泛采用WLP进行批量生产。在该行业能够做到这一点之前,它必须首先克服几个挑战。以下是主要关注的问题:1.大批量WLP制造方法必须变得广泛可用。尽管有几家公司展示了重新分配技术,这些技术可能证明对WLP的批量生产很实用,但其中大多数技术都是专有技术,无法广泛采用。 2. WLP制造商必须尽可能利用现有的装配基础设施。否则,WLP制造商将无法降低成本。不幸的是,就测试和处理而言,现有基础架构可能必须扩展。 3. WLP提出了一个新的问题,即设计一种管芯尺寸的封装,尽管管芯收缩和一代代到下一代可能发生的其他变化,其占用面积仍保持不变。在产品的规划阶段,开发人员必须保持两项重要功能:为晶圆级封装的IC选择的触点尺寸和间距必须在一个芯片到另一个芯片之间保持一致,并且阵列图案必须适应电路板上的有效导体布线。在本文中,作者将讨论这些问题并探索晶圆级封装方法,该方法论及可以利用或扩展的现有封装组装基础设施的关键方面,以及在考虑芯片收缩的情况下定义实际触点阵列模式的标准预测。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号