首页> 外国专利> Devices and methods for radiation hardening integrated circuits using shallow trench isolation

Devices and methods for radiation hardening integrated circuits using shallow trench isolation

机译:使用浅沟槽隔离辐射硬化集成电路的装置和方法

摘要

Designs for radiation hardening CMOS devices and integrated circuits using shallow trench isolation (STI) improve total ionizing dose (TID) radiation response by reducing the leakage currents from source to drain associated with corners and sidewalls of trench insulator edges passing under the gate in an NMOS device while maintaining high breakdown voltage. A silicide block pattern is used in combination with pullback of N+ source and drain regions from at least a portion of these edges of the active region. Additional p-type implants along these edges further increase parasitic threshold voltages and enhance radiation hardness. A process for fabricating devices and integrated circuits incorporating these features is also provided. These techniques and processes are applied to exemplary low-voltage NMOS transistors having straight gates and to high-voltage annular-gate devices, as well as to device-to-device isolation in integrated circuits.
机译:使用浅沟槽隔离(STI)的辐射硬化CMOS装置和集成电路通过减少来自沟槽下方的沟槽绝缘体边缘的沟槽和侧壁的漏流,从源极相关的泄漏电流改善总电离剂量(TID)辐射响应设备同时保持高击穿电压。硅化物块图案与来自有源区的这些边缘的至少一部分的N +源极和漏区的回拉。沿这些边缘的额外P型植入物进一步增加了寄生阈值电压并增强了辐射硬度。还提供了一种制造包括这些特征的装置和集成电路的方法。这些技术和过程应用于具有直线栅极和高压环形栅极装置的示例性低压NMOS晶体管,以及集成电路中的设备到设备隔离。

著录项

  • 公开/公告号US10950489B2

    专利类型

  • 公开/公告日2021-03-16

    原文格式PDF

  • 申请/专利权人 TALLANNQUEST LLC;

    申请/专利号US202016937881

  • 发明设计人 EMILY ANN DONNELLY;

    申请日2020-07-24

  • 分类号H01L21/762;H01L29/06;H01L27/092;H01L21/763;

  • 国家 US

  • 入库时间 2022-08-24 17:42:47

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号