首页> 外国专利> STRUCTURE AND PROCESS FOR MULTI-CHIP CHIP ATTACH WITH REDUCED RISK OF ELECTROSTATIC DISCHARGE DAMAGE

STRUCTURE AND PROCESS FOR MULTI-CHIP CHIP ATTACH WITH REDUCED RISK OF ELECTROSTATIC DISCHARGE DAMAGE

机译:降低静电放电损坏风险的多芯片芯片连接的结构和过程

摘要

A technique for fabricating precision aligned macros (PAMs) with reduced risk of electrostatic discharge damage and thermal damage. An electrical and thermal contact is provided through the back of the individual chips to a supporting silicon substrate. A conductive seed layer for electroplating is formed on a support substrate. A dielectric (preferably, a thermid) layer is formed on the seed layer. Vias are formed in the thermid layer and metal contacts are formed in the vias. The front faces of two or more chips are bonded onto the top surface of an alignment substrate, and the chips are aligned to the alignment substrate. The back faces of the chips are bonded to the metal contacts and thermid layer with heat and pressure. The alignment substrate is removed. The front faces of the chips are planarized. Finally, interconnect wiring is formed over the chips and thermid layer.
机译:一种用于制造精确对齐的宏(PAM)的技术,可减少静电放电损坏和热损坏的风险。通过各个芯片的背面与支撑硅基板提供电接触和热接触。在支撑基板上形成用于电镀的导电种子层。在种子层上形成电介质(优选地,thermid)层。在热塑性层中形成通孔,并且在通孔中形成金属接触。将两个或更多个芯片的正面结合到对准基板的顶表面上,并且将芯片对准到对准基板。芯片的背面通过热和压力结合到金属触点和热固层。对准基板被去除。芯片的正面被平坦化。最后,在芯片和热固层上形成互连布线。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号