首页> 外国专利> Scheduling the concurrent testing of multiple cores embedded in an integrated circuit

Scheduling the concurrent testing of multiple cores embedded in an integrated circuit

机译:安排对集成在集成电路中的多个内核的并发测试

摘要

Methods are described for scheduling the concurrent testing of multiple cores embedded in an integrated circuit. Test scheduling is performed by formulating the problem as a bin-packing problem and using a modified two-dimensional or three-dimensional bin-packing heuristic. The tests of multiple cores are represented as functions of at least the integrated circuit pins used to test the core and the core test time. The representations may include a third dimension of peak power required to test the core. The test schedule is represented as a bin having dimensions of at least integrated circuit pins and integrated circuit test time. The bin may include a third dimension of peak power. The scheduling of the multiple cores is accomplished by fitting the multiple core test representations into the bin.
机译:描述了用于调度对嵌入在集成电路中的多个核的并行测试的方法。通过将问题表述为装箱问题并使用修改后的二维或三维装箱试探法来执行测试计划。多个核的测试至少表示为用于测试核的集成电路引脚的功能和核的测试时间。这些表示可以包括测试铁心所需的峰值功率的第三维度。测试时间表被表示为具有至少集成电路引脚的尺寸和集成电路测试时间的箱。仓可以包括峰值功率的第三维度。多核的调度是通过将多核测试表示拟合到容器中来完成的。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号