首页> 外国专利> A METHOD FOR CONTROLLING A SPREAD SPECTRUM CLOCK GENERATOR AND A SPREAD SPECTRUM CLOCK GENERATING CIRCUIT

A METHOD FOR CONTROLLING A SPREAD SPECTRUM CLOCK GENERATOR AND A SPREAD SPECTRUM CLOCK GENERATING CIRCUIT

机译:一种控制扩频时钟发生器和扩频时钟产生电路的方法

摘要

An improved spread spectrum clock generator circuit is provided which automatically compensates for variations in passive component values and system gain and charge pump current in a Phase Locked Loop circuit. The pulse widths of the UP and DOWN outputs of the Phase Frequency Detector are monitored at particular intervals to determine the deviation error of these UP and DOWN signals, as compared to typical or nominal pulse-width durations. After an error is determined in the actual values of the pulse-width durations, the Phase Locked Loop (PLL) system is adjusted depending upon the magnitude and direction of the error signal. Changes in the PLL gain parameters, especially the VCO gain and charge pump current, have a significant effect on the PFD outputs, such that the width of the UP and DOWN signals vary as the frequency changes along the spread spectrum profile. At one portion of the spread spectrum profile, the "peak" (i.e., maximum) pulse width of these UP and DOWN signals will be a function of the spread spectrum's modulation profile and the PLL parameters. In addition to sampling for maximum pulse widths at the profile locations exhibiting peaks and valleys, the actual error profile may also exhibit a similarly large deviation from the target error profile at times just before the occurrence of the maximum peak and minimum peak (or "valley"). While determining precisely where within the profile these other substantial deviations occur is more difficult than monitoring the same signals at their maximum peaks, there are certain advantages to using the alternative locations along the error profile, which are described below.
机译:提供了一种改进的扩频时钟发生器电路,该电路可以自动补偿锁相环电路中无源元件值和系统增益以及电荷泵电流的变化。与典型或标称脉冲宽度持续时间相比,以特定的间隔监视相位频率检测器的UP和DOWN输出的脉冲宽度,以确定这些UP和DOWN信号的偏差误差。在确定脉冲宽度持续时间的实际值中的错误之后,根据错误信号的幅度和方向来调整锁相环(PLL)系统。 PLL增益参数的变化,特别是VCO增益和电荷泵电流,对PFD输出有重大影响,因此UP和DOWN信号的宽度随频率沿扩频曲线变化而变化。在扩展频谱分布图的一部分,这些UP和DOWN信号的“峰值”(即最大)脉冲宽度将是扩展频谱的调制分布图和PLL参数的函数。除了在出现峰值和谷值的轮廓位置处对最大脉冲宽度进行采样外,实际误差轮廓还可能在恰好出现最大峰值和最小峰值(或“谷”)之前的时间表现出与目标误差轮廓类似的大偏差。 ”)。尽管准确确定轮廓中其他位置的偏差要比监视相同信号的最大峰值困难得多,但沿误差轮廓使用替代位置具有某些优势,如下所述。

著录项

  • 公开/公告号KR100721349B1

    专利类型

  • 公开/公告日2007-05-28

    原文格式PDF

  • 申请/专利权人

    申请/专利号KR20027002628

  • 申请日2002-02-27

  • 分类号H03L7/08;

  • 国家 KR

  • 入库时间 2022-08-21 20:32:10

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号