首页> 外文OA文献 >A 3.9 μs Settling-Time Fractional Spread-Spectrum Clock Generator Using a Dual-Charge-Pump Control Technique for Serial-ATA Applications
【2h】

A 3.9 μs Settling-Time Fractional Spread-Spectrum Clock Generator Using a Dual-Charge-Pump Control Technique for Serial-ATA Applications

机译:一种3.9μs沉降时间分数扩频时钟发生器,采用串行ATA应用的双电荷泵控制技术

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

A low-jitter fractional spread-spectrum clock generator (SSCG) utilizing a fast-settling dual-charge-pump (CP) technique is developed for serial-advanced technology attachment (SATA) applications. The dual-CP architecture reduces a design area to 60% by shrinking an effective capacitance of a loop filter. Moreover, the settling-time is reduced by 4 μs to charge a current to the capacitor by only main-CP in initial period in settling-time. The SSCG is fabricated in a 0.13 μm CMOS and achieves settling time of 3.91 μs faster than 8.11 μs of a conventional SSCG. The random jitter and total jitter at 250 cycles at 1.5 GHz are less than 3.2 and 10.7 psrms, respectively. The triangular modulation signal frequency is 31.5 kHz and the modulation deviation is from −5000 ppm to 0 ppm at 1.5 GHz. The EMI reduction is 10.0 dB. The design area and power consumption are 300 × 700 μm and 18 mW, respectively.
机译:利用快速稳定的双电荷泵(CP)技术的低抖动分数扩频时钟发生器(SSCG)用于串行高级技术附件(SATA)应用。通过缩小环路滤波器的有效电容,双CP架构将设计区域降低至60%。此外,在沉淀时间的初始期间,沉降时间减小4μs以仅在初始时段中对电容充电到电容器。 SSCG以0.13μmCMOS制造,并实现比8.11μs的传统SSCG的稳定时间为3.91μs。随机抖动和在1.5GHz的250个循环中的总抖动分别小于3.2和10.7psrms。三角形调制信号频率为31.5 kHz,调制偏差为-5000ppm至0 ppm,为1.5 GHz。 EMI减少为10.0 dB。设计区域和功耗分别为300×700μm和18兆瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号