首页> 外国专利> Apparatus and method for reducing the interface resistance in GaN heterojunction FETs

Apparatus and method for reducing the interface resistance in GaN heterojunction FETs

机译:用于减小GaN异质结FET中的界面电阻的装置和方法

摘要

The interface resistance between the source/drain and gate of an HFET may be significantly reduced by engineering the bandgap of the 2DEG outside a gate region such that the charge density is substantially increased. The resistance may be further reduced by using an n+GaN Cap layer over the channel layer and barrier layer such that a horizontal surface of the barrier layer beyond the gate region is covered by the n+GaN Cap layer. This technique is applicable to depletion and enhancement mode HFETs.
机译:通过在栅极区域外部设计2DEG的带隙可以显着降低HFET的源极/漏极和栅极之间的界面电阻,以使电荷密度显着提高。可以通过在沟道层和阻挡层上使用n + GaN Cap层来进一步降低电阻,以使阻挡层的水平表面覆盖栅极区域之外的水平表面被n + GaN Cap层覆盖。此技术适用于耗尽型和增强型HFET。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号