首页> 外国专利> MULTIPLE-BIT-PER-CELL, INDEPENDENT DOUBLE GATE, VERTICAL CHANNEL MEMORY HAVING SPLIT CHANNEL

MULTIPLE-BIT-PER-CELL, INDEPENDENT DOUBLE GATE, VERTICAL CHANNEL MEMORY HAVING SPLIT CHANNEL

机译:每单元多位,独立双门,垂直通道内存具有分割通道

摘要

A vertical channel 3D NAND array is configured for independent double gate operation, establishing two memory sites per frustum of a vertical channel column, and in addition, for multiple-bit-per-cell operation. The memory device can comprise even and odd stacks of conductive strips. Active pillars are arranged between corresponding even and odd stacks of conductive strips. A 3D array includes even memory cells accessible via the active pillars and conductive strips in the even stacks and odd memory cells accessible via the active pillars and conductive strips in the odd stacks of conductive strips. Control circuitry is configured to apply different bias voltages to the even and odd conductive strips, and execute a program operation by which more than one bit of data is stored in both the even memory cell and odd memory cell in a given frustum of a selected active strip.
机译:垂直通道3D NAND阵列配置为用于独立的双门操作,在垂直通道列的每个平截头体上建立两个存储位置,此外,还用于每单元多位操作。该存储装置可以包括偶数和奇数个导电条的堆叠。有源柱布置在相应的导电带的偶数和奇数堆叠之间。 3D阵列包括经由偶数堆叠中的有源柱和导电带可访问的偶数存储单元以及经由导电条的奇数堆叠中的有源柱和导电带可访问的奇数存储单元。控制电路被配置为向偶数和奇数导电条施加不同的偏置电压,并执行编程操作,通过该程序操作将多于一位的数据存储在选定有源区的给定视锥中的偶数存储单元和奇数存储单元中跳闸。

著录项

  • 公开/公告号US2016005762A1

    专利类型

  • 公开/公告日2016-01-07

    原文格式PDF

  • 申请/专利权人 MACRONIX INTERNATIONAL CO. LTD.;

    申请/专利号US201514852997

  • 发明设计人 HANG-TING LUE;

    申请日2015-09-14

  • 分类号H01L27/115;H01L23/528;H01L29/51;G11C11/56;G11C16/10;

  • 国家 US

  • 入库时间 2022-08-21 14:31:17

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号