首页> 外国专利> CMOS DEVICE INCLUDING A NON-STRAIGHT PN-BOUNDARY AND METHODS FOR GENERATING A LAYOUT OF A CMOS DEVICE

CMOS DEVICE INCLUDING A NON-STRAIGHT PN-BOUNDARY AND METHODS FOR GENERATING A LAYOUT OF A CMOS DEVICE

机译:包含非直线pn边界的CMOS器件及用于生成CMOS器件的布局的方法

摘要

A CMOS device comprises a substrate with a plurality of regions, the regions including an N-type region and a P-type region which meet each other in a PN-boundary, two or more P-type active regions embedded in the N-type region, and two or more N-type active regions embedded in the P-type region. The PN-boundary or a section of the PN-boundary is a chain of line segments. Any two adjoining line segments of the chain are angled relative to each other at their connecting point. The CMOS device can be designed using abutting standard cells.;For each of two or more operating points, rise delays and fall delays associated with one or more clock cells are estimated. If the estimated rise delays and fall delays satisfy a given set of constraints, the layout of the CMOS device is accepted. Otherwise the layout is updated and a new analysis round is performed.
机译:CMOS器件包括具有多个区域的基板,该区域包括在PN边界彼此相遇的N型区域和P型区域,两个或多个嵌入N型的P型有源区域区域和两个或多个嵌入在P型区域中的N型有源区域。 PN边界或PN边界的一部分是一串线段。链的任何两个相邻的线段在它们的连接点处相互成角度。可以使用相邻的标准单元来设计CMOS器件。对于两个或多个工作点中的每一个,估计与一个或多个时钟单元相关的上升延迟和下降延迟。如果估计的上升延迟和下降延迟满足一组给定的约束,则接受CMOS器件的布局。否则,将更新布局并执行新的分析回合。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号