首页> 外国专利> ALL-DIGITAL PHASE LOCKED LOOP USING SWITCHED CAPACITOR VOLTAGE DOUBLER

ALL-DIGITAL PHASE LOCKED LOOP USING SWITCHED CAPACITOR VOLTAGE DOUBLER

机译:全数字锁相环,使用开关式电容器电压倍增器

摘要

An all-digital phase locked loop (ADPLL) receives an analog input supply voltage which is utilized to operate analog circuitry within the ADPLL. The ADPLL of the present disclosure scales this analog input supply voltage to provide a digital input supply voltage which is utilized to operate digital circuitry within the ADPLL. The analog circuitry includes a time-to-digital converter (TDC) to measure phase errors within the ADPLL. The TDC can be characterized as having a resolution of the TDC which is dependent, at least in part, upon the digital input supply voltage. In some situations, process, voltage, and/or temperature (PVT) variations within the ADPLL can cause the digital input supply voltage to fluctuate, which in turn, can cause fluctuations in the resolution of the TDC. These fluctuations in the resolution of the TDC can cause in-band phase noise of the ADPLL to vary across the PVT variations. The digital circuitry regulates the digital input supply voltage to stabilize the resolution of the TDC across the PVT variations. This stabilization of the resolution of the TDC can cause the ADPLL to maintain a fixed in-band phase noise across the PVT variations.
机译:全数字锁相环(ADPLL)接收模拟输入电源电压,该电压用于操作ADPLL内的模拟电路。本公开的ADPLL缩放该模拟输入电源电压以提供数字输入电源电压,该数字输入电源电压用于操作ADPLL内的数字电路。模拟电路包括一个时间数字转换器(TDC),用于测量ADPLL内的相位误差。 TDC可以被表征为具有TDC的分辨率,该分辨率至少部分地取决于数字输入电源电压。在某些情况下,ADPLL内的过程,电压和/或温度(PVT)的变化会导致数字输入电源电压发生波动,进而导致TDC分辨率的波动。 TDC分辨率的这些波动会导致ADPLL的带内相位噪声随PVT变化而变化。数字电路调节数字输入电源电压,以稳定整个PVT变化中TDC的分辨率。 TDC分辨率的这种稳定可能导致ADPLL在整个PVT变化中保持固定的带内相位噪声。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号