首页> 外国专利> Series resistance reduction in vertically stacked silicon nanowire transistors

Series resistance reduction in vertically stacked silicon nanowire transistors

机译:垂直堆叠的硅纳米线晶体管的串联电阻降低

摘要

Embodiments are directed to a method of fabricating a portion of a nanowire field effect transistor (FET). The method includes forming a sacrificial layer and a nanowire layer, removing a sidewall portion of the sacrificial layer and forming a diffusion block in a space that was occupied by the removed sidewall portion of the sacrificial layer. The method further includes forming a source region and a drain region such that the diffusion block is between the sacrificial layer and at least one of the source region and the drain region, and removing the sacrificial layer using a sacrificial layer removal process, wherein the diffusion block prevents the sacrificial layer removal process from also removing portions of at least one of the source region and the drain region.
机译:实施例针对一种制造纳米线场效应晶体管(FET)的一部分的方法。该方法包括:形成牺牲层和纳米线层;去除牺牲层的侧壁部分;以及在被去除的牺牲层的侧壁部分占据的空间中形成扩散块。该方法还包括形成源极区和漏极区,以使扩散块位于牺牲层与源极区和漏极区中的至少一个之间,以及使用牺牲层去除工艺去除牺牲层,其中扩散阻挡防止了牺牲层去除工艺也去除了源极区和漏极区中的至少一个的部分。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号