首页> 外文OA文献 >Low-Cost and High-Reduction Approaches for Power Droop during Launch-On-Shift Scan-Based Logic BIST
【2h】

Low-Cost and High-Reduction Approaches for Power Droop during Launch-On-Shift Scan-Based Logic BIST

机译:基于移位启动扫描的逻辑BIST期间功率下降的低成本高降低方法

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity factor (AF) induced by the applied test vectors is significantly higher than that experienced during its in field operation. Consequently, power droop (PD) may take place during both shift and capture phases, which will slow down the circuit under test (CUT) signal transitions. At capture, this phenomenon is likely to be erroneously recognized as due to delay faults. As a result, a false test fail may be generated, with consequent increase in yield loss. In this paper, we propose two approaches to reduce the PD generated at capture during at-speed test of sequential circuits with scan-based Logic BIST using the Launch-On-Shift scheme. Both approaches increase the correlation between adjacent bits of the scan chains with respect to conventional scan-based LBIST. This way, the AF of the scan chains at capture is reduced. Consequently, the AF of the CUT at capture, thus the PD at capture, is also reduced compared to conventional scan-based LBIST. The former approach, hereinafter referred to as Low-Cost Approach (LCA), enables a 50% reduction in the worst case magnitude of PD during conventional logic BIST. It requires a small cost in terms of area overhead (of approximately 1.5% on average), and it does not increase the number of test vectors over the conventional scan-based LBIST to achieve the same Fault Coverage (FC). Moreover, compared to three recent alternative solutions, LCA features a comparable AF in the scan chains at capture, while requiring lower test time and area overhead. The second approach, hereinafter referred to as High-Reduction Approach (HRA), enables scalable PD reductions at capture of up to 87%, with limited additional costs in terms of area overhead and number of required test vectors for a given target FC, over our LCA approach. Particularly, compared to two of the three recent alternative solutions mentioned above, HRA enables a significantly lower AF in the scan chains during the application of test vectors, while requiring either a comparable area overhead or a significantly lower test time. Compared to the remaining alternative solutions mentioned above, HRA enables a similar AF in the scan chains at capture (approximately 90% lower than conventional scan-based LBIST), while requiring a significantly lower test time (approximately 4.87 times on average lower number of test vectors) and comparable area overhead (of approximately 1.9% on average).
机译:在使用基于扫描的Logic BIST对高性能顺序IC进行全速测试期间,所施加的测试矢量所引起的IC活性因子(AF)显着高于其在现场运行期间所经历的IC活性因子。因此,在转换和捕获阶段都可能发生功率下降(PD),这会减慢被测电路(CUT)信号转换的速度。在捕获时,由于延迟故障,很可能会错误地识别这种现象。结果,可能会产生错误的测试失败,从而导致成品率损失增加。在本文中,我们提出了两种方法来减少使用基于移位的启动方案的基于扫描的逻辑BIST对时序电路进行全速测试时捕获时产生的PD。相对于传统的基于扫描的LBIST,两种方法都增加了扫描链的相邻位之间的相关性。这样,可以减少捕获时扫描链的AF。因此,与传统的基于扫描的LBIST相比,捕获时CUT的AF,从而捕获时PD也降低了。前一种方法,以下称为低成本方法(LCA),可以在常规逻辑BIST期间将PD的最坏情况幅度降低50%。就面积开销而言,它需要的成本很小(平均约为1.5%),并且与传统的基于扫描的LBIST相比,它不会增加测试向量的数量,从而实现相同的故障覆盖率(FC)。此外,与三个最新的替代解决方案相比,LCA在捕获时的扫描链中具有可比的AF,同时需要更少的测试时间和面积开销。第二种方法,以下称为“高精简法”(HRA),可实现捕获高达87%的可伸缩PD缩减,并且在给定目标FC上的区域开销和所需测试向量数量方面的附加成本有限。我们的LCA方法。特别是,与上述三种最新的替代解决方案中的两种相比,HRA可以在应用测试向量期间显着降低扫描链中的AF,同时需要相当的面积开销或显着缩短的测试时间。与上面提到的其余替代解决方案相比,HRA可以在捕获时在扫描链中实现类似的AF(比传统的基于扫描的LBIST降低约90%),同时所需的测试时间也要短得多(平均更低的测试次数约为4.87倍)向量)和相当的区域开销(平均约为1.9%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号