首页> 外文OA文献 >Hardware Implementation of a Secured Digital Camera with Built In Watermarking and Encryption Facility
【2h】

Hardware Implementation of a Secured Digital Camera with Built In Watermarking and Encryption Facility

机译:具有内置水印和加密功能的安全数码相机的硬件实现

摘要

The objective is to design an efficient hardware implementation of a secure digital camera for real time digital rights management (DRM) in embedded systems incorporating watermarking and encryption. This emerging field addresses issues related to the ownership and intellectual property rights of digital content. A novel invisible watermarking algorithm is proposed which uses median of each image block to calculate the embedding factor. The performance of the proposed algorithm is compared with the earlier proposed permutation and CRT based algorithms. It is seen that the watermark is successfully embedded invisibly without distorting the image and it is more robust to common image processing techniques like JPEG compression, filtering, tampering. The robustness is measured by the different quality assessment metrics- Peak Signal to Noise Ratio (PSNR), Normalized Correlation (NC), and Tampering Assessment Function (TAF). It is simpler to implement in hardware because of its computational simplicity. Advanced Encryption Standard (AES) is applied after quantization for increased security. The corresponding hardware architectures for invisible watermarking and AES encryption are presented and synthesized for Field Programmable Gate Array(FPGA).The soft cores in the form of Hardware Description Language(HDL) are available as intellectual property cores and can be integrated with any multimedia based electronic appliance which are basically embedded systems built using System On Chip (SoC) technology.
机译:目的是设计一种安全的数码相机的高效硬件实现,以在包含水印和加密的嵌入式系统中实现实时数字版权管理(DRM)。这个新兴领域致力于解决与数字内容的所有权和知识产权有关的问题。提出了一种新颖的不可见水印算法,该算法利用每个图像块的中值来计算嵌入因子。将该算法的性能与较早提出的基于置换和CRT的算法进行了比较。可以看出,水印已成功地在不变形的情况下进行了不可见的嵌入,并且对常见的图像处理技术(如JPEG压缩,过滤,篡改)更加健壮。鲁棒性是通过不同的质量评估指标来衡量的-峰值信噪比(PSNR),归一化相关(NC)和篡改评估函数(TAF)。由于其计算简单,因此更易于在硬件中实现。量化后应用高级加密标准(AES),以提高安全性。提出并合成了用于现场可编程门阵列(FPGA)的用于隐形水印和AES加密的相应硬件体系结构。硬件描述语言(HDL)形式的软核可作为知识产权内核使用,并可与任何基于多媒体的集成在一起电子设备,基本上是使用系统芯片(SoC)技术构建的嵌入式系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号