首页> 外文OA文献 >Execution modeling in self-aware FPGA-based architectures for efficient resource management
【2h】

Execution modeling in self-aware FPGA-based architectures for efficient resource management

机译:基于FPGA的自觉架构中的执行建模,可实现有效的资源管理

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

SRAM-based FPGAs have significantly improved their performance and size with the use of newer and ultra-deep-submicron technologies, even though power consumption, together with a time-consuming initial configuration process, are still major concerns when targeting energy-efficient solutions. System self-awareness enables the use of strategies to enhance system performance and power optimization taking into account run-time metrics. This is of particular importance when dealing with reconfigurable systems that may make use of such information for efficient resource management, such as in the case of the ARTICo3 architecture, which fosters dynamic execution of kernels formed by multiple blocks of threads allocated in a variable number of hardware accelerators, combined with module redundancy for fault tolerance and other dependability enhancements, e.g. side-channel-attack protection. In this paper, a model for efficient dynamic resource management focused on both power consumption and execution times in the ARTICo3 architecture is proposed. The approach enables the characterization of kernel execution by using the model, providing additional decision criteria based on energy efficiency, so that resource allocation and scheduling policies may adapt to changing conditions. Two different platforms have been used to validate the proposal and show the generalization of the model: a high-performance wireless sensor node based on a Spartan-6 and a standard off-the-shelf development board based on a Kintex-7.
机译:通过使用更新的超深亚微米技术,基于SRAM的FPGA显着提高了其性能和尺寸,尽管在瞄准节能解决方案时,功耗以及耗时的初始配置过程仍然是主要问题。系统自我意识允许使用策略来提高系统性能和功耗优化,同时考虑到运行时指标。这在处理可能利用此类信息进行有效资源管理的可重配置系统时尤其重要,例如在ARTICo3体系结构的情况下,该体系结构促进了内核的动态执行,该内核由分配给线程数量可变的多个线程块形成硬件加速器,结合模块冗余以实现容错和其他可靠性增强,例如侧通道攻击保护。本文提出了一种有效的动态资源管理模型,该模型关注ARTICo3架构中的功耗和执行时间。该方法可以通过使用模型来表征内核执行,并基于能效提供其他决策标准,以便资源分配和调度策略可以适应不断变化的条件。已使用两个不同的平台来验证该提案并显示该模型的一般化:基于Spartan-6的高性能无线传感器节点和基于Kintex-7的标准现成开发板。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号