首页> 外文OA文献 >A Methodology for optimized design of secure differential logic gates for DPA resistant circuits
【2h】

A Methodology for optimized design of secure differential logic gates for DPA resistant circuits

机译:用于DPA抗性电路的安全差分逻辑门的优化设计方法

摘要

Cryptocircuits can be attacked by third parties using differential power analysis (DPA), which uses power consumption dependence on data being processed to reveal critical information. To protect security devices against this issue, differential logic styles with (almost) constant power dissipation are widely used. However, to use such circuits effectively for secure applications it is necessary to eliminate any energy-secure flaw in security in the shape of memory effects that could leak information. This paper proposes a design methodology to improve pull-down logic configuration for secure differential gates by redistributing the charge stored in internal nodes and thus, removing memory effects that represent a significant threat to security. To evaluate the methodology, it was applied to the design of AND/NAND and XOR/XNOR gates in a 90 nm technology, adopting the sense amplifier based logic (SABL) style for the pull-up network. The proposed solutions leak less information than typical SABL gates, increasing security by at least two orders of magnitude and with negligible performance degradation. A simulation-based DPA attack on the Sbox9 cryptographic module used in the Kasumi algorithm, implemented with complementary metal-oxide-semiconductor, SABL and proposed gates, was performed. The results obtained illustrate that the number of measurements needed to disclose the key increased by much more than one order of magnitude when using our proposal. This paper also discusses how the effectivenness of DPA attacks is influenced by operating temperature and details how to insure energy-secure operations in the new proposals. © 2014 IEEE.
机译:加密电路可能会受到使用差分功率分析(DPA)的第三方的攻击,差分功率分析使用对所处理数据的功耗依赖性来揭示关键信息。为了保护安全设备免受此问题的影响,广泛使用了具有(几乎)恒定功耗的差分逻辑样式。然而,为了有效地将此类电路用于安全应用,必须消除可能会泄漏信息的存储效应形式的任何能量安全缺陷。本文提出了一种设计方法,可通过重新分配存储在内部节点中的电荷,从而消除对安全性构成重大威胁的存储效应,来改善安全差分门的下拉逻辑配置。为了评估该方法,该方法被用于90 nm技术中的AND / NAND和XOR / XNOR门的设计,对上拉网络采用基于读出放大器的逻辑(SABL)风格。与典型的SABL门相比,所提出的解决方案泄漏的信息更少,安全性至少提高了两个数量级,并且性能下降可忽略不计。对Kasumi算法中使用的Sbox9加密模块进行了基于模拟的DPA攻击,该攻击由互补金属氧化物半导体,SABL和拟议的门实现。获得的结果表明,使用我们的建议时,公开密钥所需的测量次数增加了不止一个数量级。本文还讨论了DPA攻击的有效性如何受到工作温度的影响,并在新建议中详细说明了如何确保能源安全的工作。 ©2014 IEEE。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号