首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Design of Adiabatic Dynamic Differential Logic for DPA-Resistant Secure Integrated Circuits
【24h】

Design of Adiabatic Dynamic Differential Logic for DPA-Resistant Secure Integrated Circuits

机译:耐DPA的安全集成电路的绝热动态微分逻辑设计

获取原文
获取原文并翻译 | 示例

摘要

Production of cost-effective secure integrated chips, such as smart cards, requires hardware designers to consider tradeoffs in size, security, and power consumption. To design successful security-centric designs, the low-level hardware must contain built-in protection mechanisms to supplement cryptographic algorithms, such as advanced encryption standard and triple data encryption standard by preventing side-channel attacks, such as differential power analysis (DPA). Dynamic logic obfuscates the output waveforms and the circuit operation, reducing the effectiveness of the DPA attack. For stronger mitigation of DPA attacks, we propose the implementation of adiabatic dynamic differential logic (ADDL) for applications in secure integrated circuit (IC) design. Such an approach is effective in reducing power consumption, demonstrated using HSPICE simulations with 22-nm predictive technology. The benefits of our design are demonstrated by comparing instantaneous power waveforms and observing the magnitude of differential power spikes during switching events. First, simulation results for body biasing on subthreshold adiabatic inverters show an improvement in differential power up to 43.28% for similar inverters without body biasing. Then, a high-performance ADDL is presented for an implementation in high-frequency secure ICs. This method improves the differential power over previous dynamic and differential logic methods by up to 89.65%. Finally, we propose a body-biased ADDL for ultralow power applications. Simulation results show that the differential power was improved upon by a factor of 199.16.
机译:生产经济高效的安全集成芯片(例如智能卡)需要硬件设计人员考虑尺寸,安全性和功耗的权衡。为了设计成功的以安全性为中心的设计,低级硬件必须包含内置的保护机制,以通过防止边信道攻击(例如差分功率分析(DPA))来补充加密算法,例如高级加密标准和三重数据加密标准。 。动态逻辑混淆了输出波形和电路操作,降低了DPA攻击的效率。为了更有效地缓解DPA攻击,我们建议为安全集成电路(IC)设计中的应用实现绝热动态差分逻辑(ADDL)。使用具有22 nm预测技术的HSPICE仿真证明,这种方法可有效降低功耗。通过比较瞬时功率波形并观察开关事件期间差分功率尖峰的幅度,可以证明我们设计的好处。首先,在亚阈值绝热逆变器上进行体偏置的仿真结果表明,对于没有体偏置的类似逆变器,其差分功率提高了43.28%。然后,针对在高频安全IC中的实现提出了高性能ADDL。与以前的动态和差分逻辑方法相比,此方法将差分功率提高了高达89.65%。最后,我们针对超低功耗应用提出了一种基于人体偏置的ADDL。仿真结果表明,差分功率提高了199.16倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号