首页> 外文OA文献 >A Low-Noise High-Frame-Rate 1D-Decoding Readout Architecture for Stacked Image Sensors
【2h】

A Low-Noise High-Frame-Rate 1D-Decoding Readout Architecture for Stacked Image Sensors

机译:适用于堆叠图像传感器的低噪声高帧速率一维解码读出架构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The continuously increasing array resolution of CMOS imagers poses a great challenge in combining high-frame-rate and low light detection in the same sensor. To cope with this, parallel readout architectures are needed. This paper proposes a readout architecture for 8K stacked image sensors, which uses a novel 1D decoding readout based on block-of-pixels and incremental-sigma-delta ADCs. The proposed 1D decoding system reduces the control lines of the pixels and allows a simpler decoding, an increased parallelism, and an improved robustness over process yield. The experimental results from a test chip implemented in a standard CIS technology show that at 10 μm pixel pitch, the proposed readout architecture can achieve a high-frame-rate of 730 frames/s and a low read noise of 1.4 e-. In a real stacked implementation, the frame rate can further increase to about 960 frames/s at 8K resolution, at the cost of a slight increase in thermal noise by 14 μV.
机译:CMOS成像器阵列分辨率的不断提高在将高帧率和低光检测结合到同一个传感器中提出了巨大的挑战。为了解决这个问题,需要并行读出架构。本文提出了一种用于8K堆叠式图像传感器的读出架构,该架构使用基于像素块和增量西格玛-德尔塔ADC的新型一维解码读出。所提出的1D解码系统减少了像素的控制线,并允许更简单的解码,增加的并行度以及相对于过程成品率的改进的鲁棒性。以标准CIS技术实现的测试芯片的实验结果表明,在10μm像素间距下,所提出的读出架构可以实现730帧/秒的高帧速率和1.4 e-的低读取噪声。在实际的堆叠实现中,帧速率可以在8K分辨率下进一步提高到约960帧/秒,但代价是热噪声会略微增加14μV。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号