首页> 外文OA文献 >Linearity and Noise Improvement Techniques Employing Low Power in Analog and RF Circuits and Systems
【2h】

Linearity and Noise Improvement Techniques Employing Low Power in Analog and RF Circuits and Systems

机译:在模拟和射频电路和系统中采用低功耗的线性和噪声改善技术

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The implementation of highly integrated multi-bands and multi-standards reconfigurable radio transceivers is one of the great challenges in the area of integrated circuit technology today. In addition the rapid market growth and high quality demands that require cheaper and smaller solutions, the technical requirements for the transceiver function of a typical wireless device are considerably multi-dimensional. The major key performance metrics facing RFIC designers are power dissipation, speed, noise, linearity, gain, and efficiency. Beside the difficulty of the circuit design due to the trade-offs and correlations that exist between these parameters, the situation becomes more and more challenging when dealing with multi-standard radio systems on a single chip and applications with different requirements on the radio software and hardware aiming at highly flexible dynamic spectrum access. In this dissertation, different solutions are proposed to improve the linearity, reduce the noise and power consumption in analog and RF circuits and systems.A system level design digital approach is proposed to compensate the harmonic distortion components produced by transmitter circuits? nonlinearities. The approach relies on polyphase multipath scheme uses digital baseband phase rotation pre-distortion aiming at increasing harmonic cancellation and power consumption reduction over other reported techniques.New low power design techniques to enhance the noise and linearity of the receiver front-end LNA are also presented. The two proposed LNAs are fully differential and have a common-gate capacitive cross-coupled topology. The proposed LNAs avoids the use of bulky inductors that leads to area and cost saving. Prototypes are implemented in IBM 90 nm CMOS technology for the two LNAs. The first LNA covers the frequency range of 100 MHz to 1.77 GHz consuming 2.8 mW from a 2 V supply. Measurements show a gain of 23 dB with a 3-dB bandwidth of 1.76 GHz. The minimum NF is 1.85 dB while the input return loss is greater than 10 dB across the entire band. The second LNA covers the frequency range of 100 MHz to 1.6 GHz. A 6 dBm third-order input intercept point, IIP3, is measured at the maximum gain frequency. The core consumes low power of 1.55 mW using a 1.8 V supply. The measured voltage gain is 15.5 dB with a 3-dB bandwidth of 1.6 GHz. The LNA has a minimum NF of 3 dB across the whole band while achieving an input return loss greater than 12 dB.Finally, A CMOS single supply operational transconductance amplifier (OTA) is reported. It has high power supply rejection capabilities over the entire gain bandwidth (GBW). The OTA is fabricated on the AMI 0.5 um CMOS process. Measurements show power supply rejection ratio (PSRR) of 120 dB till 10 KHz. At 10 MHz, PSRR is 40 dB. The high performance PSRR is achieved using a high impedance current source and two noise reduction techniques. The OTA offers a very low current consumption of 25 uA from a 3.3 V supply.
机译:高度集成的多频段和多标准可重新配置的无线电收发器的实现是当今集成电路技术领域的重大挑战之一。除了快速发展的市场和对高质量的要求(需要更便宜,更小的解决方案)之外,典型无线设备的收发器功能的技术要求也相当多维。 RFIC设计人员面临的主要关键性能指标是功耗,速度,噪声,线性,增益和效率。除了这些参数之间存在的折衷和相关性导致电路设计困难之外,在单芯片上处理多标准无线电系统以及对无线电软件和软件的要求不同的应用时,情况变得越来越具有挑战性。针对高度灵活的动态频谱访问的硬件。本文提出了各种解决方案,以提高线性度,降低模拟和射频电路和系统的噪声,降低功耗。提出了一种系统级设计数字方法来补偿发射机电路产生的谐波失真分量。非线性。该方法依赖于多相多径方案,该方案使用数字基带相位旋转预失真,旨在比其他已报道的技术增加谐波消除和降低功耗。还提出了新的低功耗设计技术,以增强接收机前端LNA的噪声和线性度。所提出的两个LNA具有完全差分特性,并具有共栅电容性交叉耦合拓扑。提出的LNA避免了使用笨重的电感器,从而节省了面积并节省了成本。原型在IBM 90 nm CMOS技术中用于两个LNA。第一个LNA覆盖100 MHz至1.77 GHz的频率范围,使用2 V电源消耗2.8 mW的功率。测量表明,增益为23 dB,而3-dB带宽为1.76 GHz。最小NF为1.85 dB,而整个频带上的输入回波损耗大于10 dB。第二个LNA覆盖100 MHz至1.6 GHz的频率范围。在最大增益频率下测量一个6 dBm的三阶输入截取点IIP3。使用1.8 V电源时,内核消耗1.55 mW的低功耗。测得的电压增益为15.5 dB,3 GHz带宽为1.6 GHz。 LNA在整个频带上的最小NF为3 dB,而输入回波损耗则大于12 dB。最后,报道了CMOS单电源运算跨导放大器(OTA)。它在整个增益带宽(GBW)上具有高电源抑制能力。 OTA是在AMI 0.5 um CMOS工艺上制造的。测量显示,直到10 KHz为止,电源抑制比(PSRR)为120 dB。在10 MHz时,PSRR为40 dB。高性能PSRR使用高阻抗电流源和两种降噪技术实现。 OTA通过3.3 V电源可提供非常低的25 uA电流消耗。

著录项

  • 作者

    Abdel Ghany Ehab;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号