首页> 美国政府科技报告 >Stresses in Solder Joints of Electronic Packages
【24h】

Stresses in Solder Joints of Electronic Packages

机译:电子封装焊点的应力

获取原文

摘要

Electronic chip packages are comprised of several components with differentmaterial properties and geometries. One of the most basic electronic packages is the tri-assembly system consisting of a chip attached to a board by a solder connection. During the fabrication of this simple unit, the soldering process subjects the device to a thermal field. Since the three components of the device have different material properties, in particular their Young's modulii, Poissons ratios, and thermal coefficients of expansion, the mismatch in these properties result in thermoelastic stresses. In addition to the thermal field arising from fabrication, thermal fields and hence thermoelastic stresses, result from the operation of the device itself. An investigation of stresses was undertaken. Two types of solder joints, a leaded device and an unleaded device, were compared for effectiveness. Procedures are shown for the analyses of these two types of solder joints. The analyses showed that the thermoelastic stresses for the stiff unleaded connection are significantly greater, by a factor of 20 for the particular arrangement studied in this report, than the stresses in the more flexible leaded connection.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号