...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >An energy-efficient high-speed CMOS hybrid comparator with reduced delay time in 40-nm CMOS process
【24h】

An energy-efficient high-speed CMOS hybrid comparator with reduced delay time in 40-nm CMOS process

机译:节能高效的高速CMOS混合比较器,可在40nm CMOS工艺中减少延迟时间

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a high speed CMOS hybrid comparator with reduced delay time and improved energy efficiency. The proposed hybrid comparator includes two stages with three stacked transistors which are suitable for low-voltage operation. The first dynamic amplifying stage uses PMOS input to reduce the common-mode voltage, while enhancing the positive feedback to reduce the discharging time in a low-power manner. The second quasi-dynamic latching stage uses NMOS input to gain the transconductance, thus reducing the latching time with negligible static power, while needing no additional clock signal. Therefore, the delay time and energy per conversion are both significantly reduced in the proposed hybrid comparator. Measurement results in 40-nm CMOS process show that the proposed hybrid comparator operates up to 6 GHz with 61.08-ps delay time. The power consumption is 345.9 mu W at 1.1-V supply, while the occupied die area is 64.5 mu m(2) (7.5 mu m x 8.6 mu m).
机译:本文提出了一种具有减少延迟时间和提高能效的高速CMOS混合比较器。所提出的混合比较器包括两级,具有三个堆叠的晶体管,适用于低压操作。第一个动态放大级使用PMOS输入来降低共模电压,同时增强正反馈以低功耗方式减少放电时间。第二个准动态锁存级使用NMOS输入来获得跨导,从而以可忽略的静态功率减少了锁存时间,同时不需要额外的时钟信号。因此,在提出的混合比较器中,延迟时间和每次转换的能量都大大减少了。在40 nm CMOS工艺中的测量结果表明,所提出的混合比较器在高达6 GHz的频率下具有61.08ps的延迟时间。在1.1V电源下的功耗为345.9μW,而占用的管芯面积为64.5μm(2)(7.5μmx8.6μm)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号