...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design and Measurement of an Inductance-Oscillator for Analyzing On-Chip Inductance Impact on Wire Delay
【24h】

Design and Measurement of an Inductance-Oscillator for Analyzing On-Chip Inductance Impact on Wire Delay

机译:用于分析片上电感对线延迟的影响的电感振荡器的设计和测量

获取原文
获取原文并翻译 | 示例
           

摘要

A newly devised inductance-oscillator (iOSC) has been developed which evaluates inductance impact on on-chip wire delay. iOSC is a ring oscillator which is comprised of a set of wires each with different loop inductance and accurate on-chip counter. The equivalent distance to the nearest ground grid, which serves as the current return path, is varied to control wire inductance. A test chip using 0.13-μm node process is fabricated to demonstrate concept of the iOSC. Four wire structures are implemented as imperfect coplanar waveguide, imitating clock lines or high-frequency global signal lines. The structure with largest inductance variation measured 99 ps delay difference while newly proposing twisted ground structure which has small inductance variation measured 6 ps both for 3-mm wires. This experiment also provides designers with a guideline for ground density from inductance standpoint. iOSC confirms that the inductance impact on delay has to be adequately analyzed and controlled to estimate a timing in high-speed LSI designs.
机译:已经开发出一种新设计的电感振荡器(iOSC),用于评估电感对片上导线延迟的影响。 iOSC是一个环形振荡器,由一组导线组成,每个导线具有不同的环路电感和精确的片上计数器。改变到最近的接地网格的等效距离,该距离用作电流返回路径,以控制导线电感。制作了一个使用0.13-μm节点工艺的测试芯片,以演示iOSC的概念。四线结构被实现为不完美的共面波导,模仿时钟线或高频全局信号线。电感变化最大的结构测得的延迟差为99 ps,而新提出的绞线接地结构的电感变化较小,对于3mm的导线,测得的均为6 ps。从电感的角度来看,该实验还为设计人员提供了接地密度的指南。 iOSC确认必须充分分析和控制电感对延迟的影响,以估计高速LSI设计中的时序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号