首页> 外文期刊>AEU: Archiv fur Elektronik und Ubertragungstechnik: Electronic and Communication >Digitally programmable low-voltage highly linear transconductor based on promising CMOS structure of differential difference current conveyor
【24h】

Digitally programmable low-voltage highly linear transconductor based on promising CMOS structure of differential difference current conveyor

机译:基于有希望的差动电流传输器的CMOS结构的数字可编程低压高线性跨导体

获取原文
获取原文并翻译 | 示例
       

摘要

A digitally programmable low-voltage highly linear transconductor (Gm stage) realization, using a promising CMOS structure of differential difference current conveyor (DDCC) and a R-2R ladder network, is introduced in this paper. Thanks to the efficiency of the DDCC CMOS structure, the transconductor exhibits excellent linearity in a wide range of the input voltage and its transconductance value is digitally programmable by the use of a R-2R ladder network. The CMOS structure of the DDCC is based on the latest bulk-driven quasi-floating-gate technique and hence it is capable to work under low-voltage power supply of +/- 0.5 V and consumes 36 mu W of power. The differential input MOS transistor pairs of the proposed structure are simultaneously driven from bulk and quasi-floating-gate terminals; this leads to an increased value of the voltage gain, bandwidth, and input common-mode voltage range. The last one is the main benefit of this structure in comparison to already existing solutions. The proposed CMOS structure of the DDCC was designed and fabricated using 0.35 mu m CMOS AMIS process with total chip area 213 mu m X 266 mu m. As an application example, a digitally programmable universal filter using three DDCCs and two grounded capacitors is presented. (C) 2015 Elsevier GmbH. All rights reserved.
机译:本文介绍了一种数字可编程低压高线性跨导体(Gm级)的实现,它采用了一种有希望的差动电流传输器(DDCC)的CMOS结构和R-2R梯形网络。由于DDCC CMOS结构的效率,该跨导器在很大的输入电压范围内都具有出色的线性度,并且其跨导值可通过使用R-2R梯形网络进行数字编程。 DDCC的CMOS结构基于最新的体驱动准浮栅技术,因此能够在+/- 0.5 V的低压电源下工作,并消耗36μW的功率。所提出的结构的差分输入MOS晶体管对是由体和准浮栅端子同时驱动的。这导致电压增益,带宽和输入共模电压范围的值增加。与现有解决方案相比,最后一个是这种结构的主要优点。 DDCC的建议CMOS结构是使用0.35μmCMOS AMIS工艺设计和制造的,芯片总面积为213μmX 266μm。作为一个应用示例,提出了一种使用三个DDCC和两个接地电容器的数字可编程通用滤波器。 (C)2015 Elsevier GmbH。版权所有。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号