首页> 外文期刊>Microwave and optical technology letters >A 224-448 MHz low-power fully integrated phase-locked loop using 0.18-mu m CMOS process
【24h】

A 224-448 MHz low-power fully integrated phase-locked loop using 0.18-mu m CMOS process

机译:使用0.18-MU M CMOS工艺224-448 MHz低功耗全集成锁相环

获取原文
获取原文并翻译 | 示例
           

摘要

A 224-448 MHz low-power fully integrated phase-locked loop (PLL) is designed and implemented in standard 0.18 mu m CMOS process. For wide tuning rage and compact circuit size, a differential ring-type voltage-controlled oscillator (VCO) is adopted. The replica bias circuit is added to provide the required voltage for the delay cell of the VCO. For low dc consumption, a high-speed true single phase clock (TSPC) divider is used. The PLL achieves wide operating frequency from 224 to 448 MHz with low dc power consumption of 2.62 mW from 1.8 V voltage supply. The measured phase noises are -98 and -115 dBc/Hz at 100 kHz and 10 MHz frequency offsets, respectively.
机译:424-448 MHz低功耗完全集成锁相环(PLL)设计并在标准0.18 mu M CMOS工艺中实现。 对于宽调整愤怒和紧凑的电路尺寸,采用差分环型电压控制振荡器(VCO)。 添加副本偏置电路以提供VCO的延迟单元的所需电压。 对于低直流消耗,使用高速真正的单相时钟(TSPC)分频器。 PLL从224到448 MHz实现宽的工作频率,低直流功耗从1.8 V电压电源为2.62 mW。 测量的相位噪声分别为-98和-115dBc / hz,分别为100 kHz和10MHz频率偏移。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号