机译:用于分析时间依赖性性能可靠性的综合框架,SRAM高速缓存存储器的劣化
Cadence Design Syst Inc San Jose CA 95134 USA;
Synopsys Inc Mountain View CA 94043 USA;
Georgia Inst Technol Dept Elect & Comp Engn Atlanta GA 30332 USA;
Cadence Design Syst Inc San Jose CA 95134 USA;
Georgia Inst Technol Dept Elect & Comp Engn Atlanta GA 30332 USA;
Georgia Inst Technol Dept Elect & Comp Engn Atlanta GA 30332 USA;
Reliability; Degradation; Microprocessors; Human computer interaction; Aging; Logic gates; Threshold voltage; Access time; aging; cache configurations; critical charge; error correcting codes (ECCs); hot carrier injection (HCI); leakage power; negative bias temperature instability (BTI); performance; random telegraph noise (RTN); reliability; single error correction double error detection (SECDED); SRAM cache; static noise margin (SNM);
机译:不同配置的随时间变化的介电击穿导致SRAM缓存老化的分析
机译:NTC缓存的全面可靠性分析框架:系统到设备方法
机译:空间温度变化下的SRAM和eDRAM高速缓存存储器分析
机译:使用7nm FinFET器件的跨层设计框架和SRAM单元与高速缓冲存储器的比较分析
机译:设计节能且坚固的sram单元和片上高速缓存。
机译:恶病质和肌肉减少症中人体骨骼肌的全面蛋白质组分析:一项初步研究
机译:嵌入式sRam动态故障分析:对存储器测试的影响*†