首页> 外国专利> Static random access memory (SRAM) compatible, high availability memory array and method employing synchronous dynamic random access memory (DRAM) in conjunction with a data cache and separate read and write registers and tag blocks

Static random access memory (SRAM) compatible, high availability memory array and method employing synchronous dynamic random access memory (DRAM) in conjunction with a data cache and separate read and write registers and tag blocks

机译:兼容静态随机存取存储器(SRAM)的高可用性存储器阵列以及采用同步动态随机存取存储器(DRAM)结合数据高速缓存以及单独的读写寄存器和标签块的方法

摘要

A high-speed, static random access memory (SRAM) compatible, high availability memory array and method employing synchronous dynamic random access memory (DRAM) in conjunction with a data cache and separate data read and write registers and tag blocks. The inclusion of separate data read and write registers allows the device to effectively operate at a cycle time limited only by the DRAM subarray cycle time. Further, the inclusion of two tag blocks allows one to be accessed with an externally supplied address and the other to be accessed with a write-back address, thus eliminating the requirement for a single tag to execute two read-modify write cycles in one DRAM cycle time.
机译:一种高速,静态随机存取存储器(SRAM)兼容的高可用性存储器阵列和方法,采用同步动态随机存取存储器(DRAM)结合数据高速缓存以及独立的数据读写寄存器和标签块。包含单独的数据读和写寄存器,使该设备可以在仅受DRAM子阵列周期时间限制的周期时间有效运行。此外,通过包含两个标签块,一个标签块可以使用外部提供的地址进行访问,而另一个标签块可以使用回写地址进行访问,从而消除了单个标签在一个DRAM中执行两个读取-修改写入周期的要求。周期。

著录项

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号